ASIC Design Verification Engineer
Company: Chelsea Search Group, Inc.
Location: Minneapolis
Posted on: November 18, 2024
Job Description:
Senior ASIC Design Verification EngineerMinneapolis, MN
(onsite/hybrid)Full-time/Direct-hire + BenefitsUS Citizen or US
Permanent Resident onlyJob Description:ASIC Design Verification
Engineer to take ownership of the full-chip development from
architecture definition through to release to production. The right
candidate will be someone with high aptitude who is currently
hands-on designing complex digital blocks, with strong
knowledge/experience across the complete ASIC/SOC design flow. An
ideal candidate will additionally have experience with
radiation-hardened design, analog/mixed-signal design and EDA, and
std-cell library development.The candidate is expected to design
and verify circuits, logic, systems, and algorithms to meet product
requirements. The individual will determine the proper method and
procedures to be used in the digital system development and
determine the best method for verifying the digital system before
the complete design is committed to silicon. The candidate must
have experience in implementing the proposed method and procedure
to design and verify ASIC digital circuits.Essential Duties and
Qualifications:
- Reviewing and editing target specifications as required for
completeness and feasibility
- Developing architectures and specifications for complex design
blocks and SOCs
- Implementing complex digital designs using reusable RTL methods
(Verilog, VHDL, SystemVerilog)
- Complex computational architectures and algorithms, such as
multi-rate/DSP and -P design
- Modern verification methods, incl. directed/constrained-random
stimuli, assertions, TLM and UVM
- Collaborative creation of comprehensive verification plans and
coverage metrics
- Multi-supply-domain and UPF methods
- Constraining and synthesizing digital designs to target cell
libraries
- Static timing, power, and SI analyses of complex digital
designs
- Supporting place & route efforts, incl. P/G and floorplanning,
timing and physical constraints, gated CTS, MCMM setups,
back-annotation, timing closure, equivalence checking
- Planning, implementing, and analyzing designs for DFT, test
hooks, and scan/ATPG/JTAG/BIST, and supporting production test with
ATE patterns (ATPG and functional) and timeset definitions.
- Proficiency with Synopsys EDA, incl. DC-Topo, VCS-MX,
PrimeTime, Formality, TetraMAX
- Proficiency with Mentor EDA, incl. Questa, ADMS, Tessent
- Modern revision-control tools and best-practices in a
collaborative, multi-site design community
- Proficiency with UNIX/Linux incl. shell scripting, text
utilities (e.g. sed, awk, grep), using Modules, high-level
programming such as C/C++, PERL/Python/TCL scripting.
- Proficiency with Windows apps, incl. Word, Excel, PowerPoint,
Visio, Project, PDF conversionQualifications:
- Bachelor's/Master's in Electronic Engineering/Computer Science
or equivalent
- 10+ years of direct industry experience with ASIC and/or SoC
design
- A strong background in RTL based digital IC design using
Verilog/SystemVerilog
- Proven track record of first-pass successes
- A self-starter with the ability to assume leadership roles
- Ability to work well in a diverse team environment
- Willingness to mentor less senior engineers
- Experience with industry standard development tools and
methodologies
#J-18808-Ljbffr
Keywords: Chelsea Search Group, Inc., Eau Claire , ASIC Design Verification Engineer, Engineering , Minneapolis, Wisconsin
Didn't find what you're looking for? Search again!
Loading more jobs...